# **Compiler Technology In Deep Learning**

# 1. TITLE

Title: Compiler Technology in Deep Learning

College name: Don Bosco College of Engineering, Fatorda.

# **Team members:**

• Shubham Tendulkar

o Email ID: shubhamtendulkar40821@gmail.com

• Shubham Bhat

o Email ID: <a href="mailto:shubhambhatmargao@gmail.com">shubhambhatmargao@gmail.com</a>

• Kaushik Parodkar

o Email ID: parodkarkaushik@gmail.com

• Shvesh Naik

o Email ID: <a href="mailto:shveshnaik@gmail.com">shveshnaik@gmail.com</a>

| Sr. no. | Content                      | Page no. |  |
|---------|------------------------------|----------|--|
| 1       | Title                        | 1        |  |
| 2       | Abstract                     | 2        |  |
| 3       | Introduction                 | 3        |  |
| 4       | Definitions                  | 4        |  |
| 5       | Literature Review            | 5        |  |
| 6       | Methodology                  | 7        |  |
| 7       | Conclusion & Future scope 13 |          |  |
| 8       | References                   | 14       |  |

# 2. ABSTRACT

In the era of unprecedented growth in deep learning, characterized by intricate neural network architectures and vast datasets, the optimization of model execution has become paramount. Compiler technology plays an indispensable role in this dynamic domain, translating high-level neural network descriptions into efficient executable code. This research paper explores the symbiotic relationship between compiler advancements and the evolving deep learning landscape, emphasizing the fundamental importance of compilers in enhancing performance, efficiency, and scalability within deep learning frameworks.

The paper critically examines current state-of-the-art compiler optimizations tailored for deep learning frameworks, addressing challenges such as model training speed, memory consumption, and hardware portability. Techniques including automatic differentiation, graph optimizations, kernel fusion, and hardware-specific code generation are scrutinized for their impact on optimizing deep learning workloads.

Furthermore, the study investigates the specific methodologies of Kitten, Alamo, Tiramisu, Relay, and XFC, exploring how each contributes to the optimization of deep learning models. It identifies key bottlenecks and limitations in traditional compilers and proposes innovative solutions, such as novel optimization techniques designed to exploit the parallelism and specialized hardware capabilities of modern deep learning accelerators. The influence of automatic differentiation and neural architecture search on compiler design is also examined within the context of these methodologies, providing a comprehensive analysis of the current landscape.

The research delves into strategies for optimizing compilation pipelines to support dynamic neural networks effectively, considering the future impact of heterogeneous computing architectures and the integration of specialized hardware components. This prompts discussions on the potential benefits of incorporating machine learning techniques within compilers to enable adaptive optimizations, crucial for accommodating the dynamic nature of deep learning workloads and shaping the trajectory of compiler technology in the future of artificial intelligence.

# 3. INTRODUCTION

In recent years, the field of deep learning has witnessed unprecedented growth, fueled by advancements in neural network architectures, algorithms, and computational resources. Deep learning models have become increasingly complex, requiring sophisticated optimization techniques to utilize hardware resources and scale to handle vast datasets efficiently. Compiler technology plays a crucial role in this context, facilitating the translation of high-level neural network descriptions into efficient executable code.

This research paper aims to explore the indispensable role of compiler technology in the optimization of model execution within the dynamic domain of deep learning, with a particular focus on the methodologies of Kitten, Alamo, Tiramisu, Relay, and XFC. We will delve into the symbiotic relationship between compiler advancements and the evolving deep learning landscape, highlighting the fundamental importance of compilers in enhancing performance, efficiency, and scalability within deep learning frameworks.

Our investigation will begin by critically examining current state-of-the-art compiler optimizations tailored for deep learning frameworks, including those introduced by Kitten, Alamo, Tiramisu, Relay, and XFC. We will address the challenges of optimizing deep learning workloads, including model training speed, memory consumption, and hardware portability. Techniques such as automatic differentiation, graph optimizations, kernel fusion, and hardware-specific code generation will be scrutinized for their impact on optimizing deep learning workloads.

Furthermore, we will identify key bottlenecks and limitations in traditional compilers and propose innovative solutions, drawing from the methodologies introduced by Kitten, Alamo, Tiramisu, Relay, and XFC. We will also explore the influence of automatic differentiation and neural architecture search on compiler design within the context of these methodologies, providing a comprehensive analysis of the current landscape.

Additionally, we will delve into strategies for optimizing compilation pipelines to support dynamic neural networks effectively, considering the future impact of heterogeneous computing architectures and the integration of specialized hardware components. This prompts discussions on the potential benefits of incorporating machine learning techniques within compilers to enable adaptive optimizations.

Through this exploration, we aim to provide insights into the crucial role of compiler technology, particularly within the frameworks of Kitten, Alamo, Tiramisu, Relay, and XFC, in advancing the field of deep learning and shaping the trajectory of artificial intelligence in the future.

# 4. DEFINITIONS

# 4.1 Compiler

A compiler is a software tool used in computer programming that translates source code written in a high-level programming language into machine code or bytecode that a computer can execute directly.

# 4.2 Deep learning

Deep learning is a subset of machine learning, essentially a neural network with three or more layers. These neural networks attempt to simulate the behavior of the human brain—albeit far from matching its ability—allowing it to "learn" from large amounts of data.

## 4.3 Deep Learning Compiler

A deep learning compiler is a crucial component within deep learning frameworks, responsible for transforming framework models into optimized code tailored for various deep learning hardware architectures. Efficiently designed and optimized for heavy usage, these compilers cater to the growing demand for faster deep-learning model execution.

#### 4.4 LSG and DLG

LSGs (Language-Specific Program Generator): LSGs create well-defined programs using language-specific rules (e.g., Csmith for C), facilitating thorough compiler testing but requiring expertise and having limited expressiveness.

DLGs (Deep Learning-Based Program Generator): DLGs like DeepSmith and DeepFuzz use deep learning to generate programs, prioritizing crash and hang bug detection but lacking guarantees on compilability and absence of undefined behaviors.

### **4.5 FPGA**

Field Programmable Gate Arrays (FPGAs) are integrated circuits often sold off-the-shelf. They're referred to as 'field programmable' because they provide customers the ability to reconfigure the hardware to meet specific use case requirements after the manufacturing process.

## 5. LITERATURE REVIEW

Compiler technology has become increasingly crucial in the advancement of deep learning, enabling the efficient utilization of hardware resources and optimization of computational workloads. This literature review provides an overview of the current landscape of compiler technology in deep learning, focusing on key methodologies: Kitten, Alamo, Tiramisu, Relay, and XFC, along with other frameworks, optimization techniques, hardware support, and recent advancements.

# **5.1 Deep Learning Frameworks:**

Deep learning frameworks serve as foundational tools for developing and deploying neural networks. TensorFlow and PyTorch are among the most widely used frameworks. TensorFlow provides a comprehensive ecosystem, including TensorFlow Fold, which addresses dynamic computation graphs suitable for various deep learning applications. Similarly, PyTorch's dynamic computation graph capabilities enable rapid prototyping and experimentation. Recent enhancements in PyTorch, such as TorchDynamo and TorchInductor, optimize kernel generation for efficient execution across diverse hardware platforms.

# 5.2 Compiler Optimization Techniques:

Compiler optimization techniques are essential for maximizing the performance of deep learning workloads. Techniques such as quantization and weight pruning reduce model complexity and resource requirements without compromising accuracy. Quantization converts floating-point representations to lower-precision integer formats, enhancing inference speed and energy efficiency. Weight pruning algorithms identify and eliminate redundant connections in neural networks, leading to more efficient models.

## **5.3 Hardware Support for Deep Learning:**

Hardware support for deep learning ranges from general-purpose processors to specialized accelerators tailored for neural network computations. Google's Tensor Processing Units (TPUs), NVIDIA's Turing architecture, and Amazon's Inferentia are examples of dedicated hardware optimized for deep learning tasks. These accelerators leverage parallelism and specialized instructions for matrix multiplication and other common operations in neural networks, offering high throughput and energy efficiency.

## 5.4 Recent Advancements and Research Directions:

Recent research in deep learning compiler technology focuses on addressing challenges such as interoperability, scalability, and adaptability to emerging hardware architectures. Efforts to establish unified abstractions for co-design, exemplified by MLIR, aim to streamline communication and collaboration between software and hardware designers. Frameworks like TVM and Tensor Comprehension, along with methodologies such as Kitten, Alamo, Tiramisu, Relay, and XFC, demonstrate the potential for automated optimization of deep learning workloads, leveraging sophisticated algorithms and multi-level intermediate representations to generate efficient code for diverse hardware targets.

In summary, compiler technology, including methodologies such as Kitten, Alamo, Tiramisu, Relay, and XFC, plays a critical role in unlocking the performance potential of deep learning models across various hardware platforms. By leveraging optimization techniques, hardware support, and recent advancements in compiler design, researchers and practitioners can pave the way for efficient and scalable deployment of deep learning solutions in real-world applications.

# 6. METHODOLOGY

In the domain of compiler testing and optimization, methodological frameworks play a pivotal role in evaluating the performance and efficiency of various approaches. This section presents an overview of five pioneering methodologies—Kitten, Alamo, Tiramisu, Relay, and XFC—each offering distinctive strategies to address challenges in deep learning-based program generation and compiler optimization. Kitten introduces a fair and robust baseline for evaluating deep learning-based program generators (DLGs), prioritizing simplicity and effectiveness through the iterative mutation of existing programs. In contrast, Alamo focuses on enhancing high-performance computing (HPC) application development and optimization, leveraging advanced techniques in compiler design to enhance code execution on parallel computing architectures.

Tiramisu represents another significant advancement, presenting a groundbreaking method tailored specifically for optimizing deep learning models, with a particular emphasis on sparse and recurrent neural networks. Utilizing a polyhedral compiler framework, Tiramisu enables the generation of highly efficient code through sophisticated loop transformations and precise scheduling commands. Meanwhile, Relay introduces a framework designed to augment extensibility and improve expressivity, composability, and portability compared to previous frameworks. It offers a tensor-oriented, statically typed functional intermediate representation (IR) to abstract over hardware-specific implementation details, thereby enhancing versatility and efficiency in program deployment.

Lastly, XFC emerges as a crucial methodology designed to expedite high-speed performance optimization for deep learning operators on mobile devices. By employing a bottom-up and hierarchical approach to operator synthesis, XFC provides a more efficient alternative to traditional sampling-based methods, enabling developers to harness the full potential of modern computing resources. Together, these methodologies represent significant advancements in the field of compiler testing and deep learning-based program generation, each contributing uniquely to the advancement of computational science and engineering.

### **6.1 KITTEN**

In the realm of compiler testing, the evaluation of Deep Learning-Based Program Generators (DLGs) has often been hindered by biases stemming from inadequate baselines. To address this issue, the introduction of "Kitten" presents a novel, fair, and robust baseline for impartially evaluating DLGs. Unlike its counterparts such as DeepSmith and DeepFuzz, as well as Language-Specific Program Generators (LSGs) like Csmith, Kitten adopts a simpler approach, eschewing the complexity of Deep Neural Network (DNN) models. Its methodology revolves around iterative mutation of existing programs within a dataset, facilitating the generation of new programs with efficacy and simplicity.

Kitten's program generation process operates at both tree and token levels, employing

operations such as sub-tree replacement and token insertion. Its language-agnostic nature ensures versatility across different compiler testing scenarios, making it a suitable baseline for assessing DLG performance comprehensively. Evaluation metrics encompass bug detection ability, language feature diversity, and code coverage, providing a holistic assessment framework for DLGs.

Empirical findings reveal Kitten's superiority over DLGs in bug detection, language feature diversity, and code coverage. Notably, Kitten outperforms DLGs by triggering a significant number of distinct bugs and achieving higher code coverage, particularly in the middle and back ends of compilers. These findings underscore the importance of employing a fair baseline like Kitten in DLG evaluation, highlighting its pivotal role in advancing unbiased assessments of DLG capabilities. Moving forward, future research directions may involve enhancing DLGs' bug detection abilities, leveraging more diverse language features, and optimizing workflows to further propel DLG-related research and development.

### **6.2 ALAMO**

The Alamo Compiler stands as a cutting-edge software tool crafted to expedite the development and optimization of high-performance computing (HPC) applications. Developed by researchers at Rice University, its architecture integrates advanced compiler design and optimization techniques, aimed at boosting the performance and efficiency of code execution on parallel computing architectures. The primary objective of the Alamo Compiler is to automate the optimization process for various hardware configurations, including multi-core CPUs and GPU accelerators, thereby enabling developers to fully leverage modern computing resources. Employing sophisticated algorithms for automatic parallelization, vectorization, and memory management, it liberates developers from manual code tuning, allowing them to concentrate on algorithmic enhancements.

The versatility of the Alamo Compiler finds applications across a broad spectrum of scientific and engineering domains where computational performance is paramount. Widely adopted in academic research institutions, national laboratories, and industrial settings, it plays a pivotal role in accelerating simulations, data analysis, and numerical computations. In academic circles, the Alamo Compiler empowers scientists and engineers to efficiently explore complex phenomena through simulations, modeling, and data-driven analysis, thereby fostering advancements in disciplines such as physics, chemistry, biology, and engineering. Moreover, in industrial applications, it aids organizations in optimizing their software infrastructure for high-performance computing environments, resulting in expedited product development cycles, enhanced scalability, and heightened competitiveness across sectors like aerospace, automotive, energy, and finance.

Overall, the Alamo Compiler serves as a potent instrument for advancing computational

science and engineering, empowering researchers and developers to confront progressively intricate challenges in their respective fields. Its automated optimization capabilities, coupled with extensive support for domain-specific languages and libraries, streamline the development process for HPC applications, paving the way for breakthroughs in scientific understanding and technological innovation. As the demand for computational power continues to grow, the Alamo Compiler remains at the forefront, driving advancements in high-performance computing and facilitating transformative discoveries across various domains.

#### **6.3 TIRAMISU**

The Tiramisu method, introduced in a groundbreaking 2020 research paper, offers a novel approach to optimizing deep learning models, with a particular emphasis on sparse and recurrent neural networks. By harnessing a polyhedral compiler framework, Tiramisu enables the generation of highly efficient code through sophisticated loop transformations and precise scheduling commands. What sets Tiramisu apart from traditional compiler techniques is its tailored optimization strategies designed specifically for the unique characteristics of sparse and recurrent neural networks. Through the utilization of polyhedral representation and specialized scheduling strategies, Tiramisu achieves remarkable performance gains, consistently surpassing established compilers and libraries across a range of deep learning tasks and benchmarks.

The innovative design of Tiramisu grants it the capability to efficiently handle dynamic RNNs and complex loop transformations with unparalleled efficiency. Its granular control over optimizations and comprehensive support for specialized neural network structures make it a powerful tool for both researchers and practitioners aiming to maximize the performance of their deep learning models. Through rigorous benchmarking and evaluation, Tiramisu's superiority becomes evident, showcasing its potential to revolutionize the landscape of deep learning optimization.

With its ability to consistently outperform industry-standard libraries and compilers, Tiramisu emerges as a promising solution for enhancing the efficiency and performance of sparse and recurrent neural networks across various applications and domains. Its fine-grained optimization techniques and robust support for specialized neural network architectures position Tiramisu as a valuable asset for researchers and practitioners seeking to push the boundaries of deep learning performance.

#### **6.4 XFC**

XFC presents a groundbreaking framework aimed at achieving rapid auto-tuning for mobile deep learning, significantly reducing optimization time from hours to a mere

seconds while maintaining respectable program performance. The foundation of XFC's design is rooted in two key insights: the inadequacy of prior systems in leveraging domain-specific knowledge for tuning space construction and the inefficiency of the

top-down program sampling and profiling process. To address these shortcomings, XFC adopts a bottom-up approach to tuning, revolutionizing the optimization landscape for mobile deep learning.

At the core of XFC's system design lies a hierarchical and bottom-up methodology for operator synthesis, offering a more efficient alternative to conventional sampling-based techniques. During compilation, three major components are involved: the hardware description layer (HDL), tile-based representation as the intermediate representation (IR), and the synthesis component. By abstracting crucial hardware characteristics and employing a hierarchical approach to tile expansion, XFC streamlines the operator synthesis process, culminating in the generation of executable programs tailored for specific hardware configurations. This approach not only enhances performance but also mitigates the risk of leaky abstractions, ensuring robustness and reliability in program execution.

Evaluation of XFC's performance was conducted on two Android-powered SoCs, demonstrating its efficacy in auto-tuning and program execution. Despite notable achievements, XFC is not without limitations. Challenges such as compilation time and runtime fluctuations in Android devices pose hurdles to real-time applications and accurate offline resource estimation. To address these limitations, future enhancements could focus on optimizing compilation speed through the establishment of an offline database for efficient tile retrieval, thereby further improving the efficiency and applicability of XFC in real-world scenarios.

#### 6.5 RELAY

Relay introduces a sophisticated framework that significantly advances extensibility and enhances expressivity, composability, and portability compared to prior frameworks. Central to Relay's innovation is its novel IR, which adopts a tensor-oriented, statically typed functional approach. Drawing inspiration from established functional languages within the ML family, Relay's IR design offers expressive semantics, including support for control flow, data structures, and first-class functions, enabling the representation of complex state-of-the-art models. By abstracting over hardware-specific implementation details, Relay facilitates hardware-agnostic program analysis and optimization, thereby enabling seamless deployment across various targets.

Relay's design philosophy leverages insights from traditional compiler research, reframing common ML framework features such as quantization and shape inference as standard compiler passes. This approach allows Relay to tap into decades of compiler

optimization techniques, facilitating the design of composable optimization passes. Moreover, Relay employs a platform-agnostic representation of operators and domain-specific optimizations, ensuring portability across hardware backends. Through its principled design, Relay not only imports existing models from deep learning frameworks and exchange formats but also implements a range of domain-specific optimizations to achieve efficient deployment across diverse targets.

In evaluating Relay's performance, the framework demonstrates its ability to maintain expressivity, composability, and portability without compromising on efficiency. The evaluation spans diverse workloads, showcasing Relay's competitive performance with state-of-the-art models. Additionally, Relay enables composable optimizations, supporting the incremental improvement of performance through program transformations. Moreover, Relay proves its capability in handling challenging backends, and efficiently compiling models for execution on various platforms, including FPGA accelerators, which demand quantization, layout optimizations, and bit-packing transformations. Through rigorous experimental methodology, conducted on both high-power CPUs and GPUs as well as low-power ARM development boards, Relay validates its efficacy across different hardware environments, underscoring its versatility and practical applicability in real-world scenarios.

## Comparison between KITTEN, ALAMO, TIRAMISU, RELAY & XFC

|                    | KITTEN                                                                                                                                                                                                       | ALAMO                                                                                                                                                                                    | TIRAMISU                                                                                                                                                                       | XFC                                                                                                                                                                                | RELAY                                                                                                                                                                                 |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Scope and<br>Focus | Focuses on evaluating Deep Learning-Based Program Generators (DLGs) by providing a fair baseline for comparison. It emphasizes simplicity and effectiveness through iterative mutation of existing programs. | Concentrates on enhancing the development and optimization of high-performan ce computing (HPC) applications, particularly targeting code execution on parallel computing architectures. | Specializes in optimizing deep learning models, with a focus on sparse and recurrent neural networks, utilizing a polyhedral compiler framework for efficient code generation. | Aims to expedite auto-tuning for mobile deep learning, significantly reducing optimization time while maintaining respectable program performance, with a focus on mobile devices. | Introduces a framework designed to enhance expressivity, composability, and portability in deep learning models, abstracting over hardware-specific details for versatile deployment. |

| Optimization<br>Techniques    | Employs iterative mutation of existing programs.                                                     | Utilizes advanced compiler design techniques for automatic parallelization, vectorization, and memory management. | Utilizes polyhedral compiler framework for loop transformations and scheduling commands tailored for deep learning models.        | Adopts a hierarchical and bottom-up approach to operator synthesis for rapid auto-tuning.                                | Implements composable optimization passes, leveraging insights from traditional compiler research for efficient deployment across diverse hardware targets. |
|-------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Applications                  | Primarily for evaluating DLGs in compiler testing scenarios.                                         | Targeted at enhancing the performance of HPC applications across scientific and engineering domains.              | Optimizing deep learning models, particularly sparse and recurrent neural networks.                                               | Rapid<br>auto-tuning for<br>mobile deep<br>learning<br>applications.                                                     | Deployment of deep learning models across various hardware backends, including FPGA accelerators.                                                           |
| Performance<br>and Efficiency | Outperforms DLGs in bug detection, language feature diversity, and code coverage.                    | Automates optimization processes for improved computational performance on parallel architectures.                | Achieves remarkable performance gains compared to established compilers and libraries for deep learning tasks.                    | Significantly reduces optimization time while maintaining respectable program performance on mobile devices.             | Maintains expressivity, composability, and portability without compromising efficiency, showcasing competitive performance with state-of-the-art models.    |
| Future<br>Directions          | Enhancing bug detection abilities and optimizing workflows for DLG-related research and development. | Further advancements in automatic optimization for various hardware configurations.                               | Continuously improving efficiency for deep learning models, especially in handling dynamic RNNs and complex loop transformations. | Addressing challenges like compilation time and runtime fluctuations to improve applicability in real-time applications. | Expanding domain-specific optimizations and supporting incremental performance improvements through program transformations.                                |

## 7. CONCLUSION & FUTURE SCOPE

### 7.1 Conclusion

In the dynamic landscape of compiler testing and optimization, the methodologies of Kitten, Alamo, Tiramisu, XFC, and Relay have each made significant contributions, catering to diverse needs in program generation, compiler optimization, and deep learning model optimization. Kitten's emphasis on fairness and simplicity sets a robust baseline for evaluating DLGs, while Alamo streamlines high-performance computing application development with automated optimization techniques. Tiramisu revolutionizes deep learning model optimization, particularly for sparse and recurrent neural networks, through its polyhedral compiler framework. XFC presents a groundbreaking approach to rapid auto-tuning for mobile deep learning, and Relay advances expressivity and portability in deep learning frameworks through its novel IR. Collectively, these methodologies showcase the richness and diversity of approaches in addressing critical challenges in compiler testing and optimization.

# 7.2 Future Scope

Looking ahead, the future holds promising avenues for further innovation and refinement in compiler testing and deep learning-based program generation. Future research could focus on enhancing the scalability and applicability of methodologies like Kitten by incorporating more diverse datasets and refining evaluation metrics. In the realm of high-performance computing, advancements in techniques similar to those employed by Alamo could continue to drive efficiency gains, particularly as computing architectures evolve. For Tiramisu, exploring optimizations tailored to emerging neural network architectures and integrating with popular deep learning frameworks could enhance its impact. XFC's future may involve addressing challenges such as compilation time and runtime fluctuations to broaden its applicability in real-time mobile applications. Finally, Relay's future could involve extending support for additional hardware backends and optimizing for edge devices, further advancing its portability and efficiency. Overall, continued research and development in these methodologies promise to further elevate the capabilities and performance of compilers and deep learning frameworks, ultimately shaping the future of computational science and engineering.

## 8. REFERENCES

### 8.1 Websites

- <a href="https://www.ibm.com/topics/deep-learning">https://www.ibm.com/topics/deep-learning</a>
- https://soham-bhure18.medium.com/deep-learning-compilers-b53379bc8f4f
- https://link.springer.com/article/10.1007/s10664-022-10221-7

## 8.2 Research Papers

- XFC: Enabling automatic and fast operator synthesis for mobile deep learning compilation; by Zhiying Xu, Wei Wang, Haipeng Dai and Yixu Xu b
- TIRAMISU: A Polyhedral Compiler for Dense and Sparse Deep Learning; by Riyadh Baghdadi, Abdelkader Nadir Debbagh, Kamel Abdous, Fatima Zohra Benhamida, Alex Renda, Jonathan Elliott Frankle, Michael Carbin and Saman Amarasinghe
- Revisiting the Evaluation of Deep Learning-Based Compiler Testing; by Yongqiang Tian, Zhenyang Xu, Yiwen Dong, Chengnian Sun and Shing-Chi Cheung2
- Relay: A High-Level Compiler for Deep Learning; by Jared Roesch, Steven Lyubomirsky, Marisa Kirisame, Logan Weber, Josh Pollock, Luis Vega, Ziheng Jiang, Tianqi Chen, Thierry Moreau, and Zachary Tatlock
- HEFactory: A symbolic execution compiler for privacy-preserving Deep Learning with Homomorphic Encryption; by José Cabrero-Holgueras, Sergio Pastrana
- Compiler Toolchains for Deep Learning Workloads on Embedded Platforms; by Max Sponner, Bernd Waschneck and Akash Kumar
- Compiler Technologies in Deep Learning Co-Design: A Survey; by Hongbin Zhang, Mingjie Xing, Yanjun Wu1, and Chen Zhao
- Bring Your Own Codegen to Deep Learning Compiler; by Zhi Chen, Cody Hao Yu, Trevor Morris, Jorn Tuyls, Yi-Hsiang Lai, Jared Roesch, Elliott Delaye, Vin Sharma and Yida Wang
- ALAMO: FPGA acceleration of deep learning algorithms with a modularized RTL compiler; by Yufei Ma,, Naveen Suda, Yu Cao, Sarma Vrudhula and Jae-sun Seo
- AI Powered Compiler Techniques for DL Code Optimization; by Sanket Tavarageri, Gagandeep Goyal, Sasikanth Avancha, Bharat Kaul and Ramakrishna Upadrasta